# High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT ### **General Description** In the Darwin family, the MAX32670 is an ultra-low power, cost-effective, high reliability 32-bit microcontroller enabling designs with complex sensor processing without compromising battery life. It combines a flexible and versatile power management unit with the powerful Arm® Cortex®-M4 processor with floating point unit (FPU). The MAX32670 also offers legacy designs an easy and cost optimal upgrade path from 8- or 16-bit microcontrollers. The device integrates up to 384KB of flash and 160KB of SRAM to accommodate application and sensor code. error correction coding (ECC), capable of single error correction and double error detection (SEC-DED), is implemented over the entire flash, RAM, and cache to ensure ultra-reliable code execution for demanding applications. Additional features such as the two windowed watchdog timers with fully flexible and independent clocking have been added to further enhance reliable operation. Brownout detection ensures proper operation during powerdown and power-up events and unexpected supply transients. Multiple high-speed peripherals such as 3.4MHz I<sup>2</sup>C, 50MHz SPI, and 4MBAUD UARTs are included to maximize communication bandwidth. In addition, a low-power UART is available for operation in the lowest power sleep modes to facilitate wakeup on activity without any loss of data. A total of six timers with I/O capability are provided, including two low-power timers to enable pulse counting, capture/compare and PWM generation even in the lowest power sleep modes. The device packs all this capability in tiny form factors: 5mm x 5mm 40-pin TQFN-EP and 1.7mm x 2.2mm 24-bump WLP packages. ### **Applications** - Smart Sensor Controller - Industrial Sensors - Optical Communication Modules - Secure Radio Modem Controller - Battery-Powered Medical Devices - System Housekeeping Controller - Algorithm Coprocessor #### Ordering Information appears at end of data sheet. Arm and Cortex are registered trademarks of Arm Limited(or its subsidiaries) in the US and/or elsewhere. #### **Benefits and Features** - High-Efficiency Microcontroller for Low Power, High Reliability Devices - Arm Cortex-M4 Core with FPU Up to 100MHz - 384KB Flash Memory with Error Correction - 160KB SRAM (128KB with ECC Enabled), Optionally Preserved in Lowest Power Modes - 16KB Unified Cache with ECC - UART Bootloader - · Dual or Single-Supply Operation - Ultra-Low 0.9-1.1V V<sub>CORE</sub> Supply Voltage - Internal LDO Operation from Single Supply 1.7V to 3.6V - Wide Operating Temperature: -40°C to +105°C - Flexible Clocking Schemes - · Internal High Speed 100MHz Oscillator - Internal Low Power 7.3728MHz and Ultra-Low Power 80kHz Oscillators - 14MHz to 32MHz Oscillator (External Crystal Required) - 32.768kHz Oscillator (External Crystal Required) - · External Clock Input for the Core - · External Clock Input for the LPUART and LPTMR - Power Management Maximizes Uptime for Battery Applications - 44µA/MHz Active at 0.9V Up to 12MHz - 50μA/MHz Active at 1.1V Up to 100MHz - 2.6μA Full Memory Retention Power in Backup Mode at V<sub>DD</sub> = 1.8V - 350nA Ultra-Low Power RTC at V<sub>DD</sub> = 1.8V - Wake from LPUART or LPTMR - Optimal Peripheral Mix Provides Platform Scalability - Up to 31 General-Purpose I/O Pins - Up to Three SPI Master/Slave (Up to 50MHz) - Up to Three 4-Wire UART (Up to 4MBAUD) - · One Low Power UART (LPUART) - Up to Three I<sup>2</sup>C Master/Slave 3.4Mbps High Speed - · Eight-Channel Standard DMA Controller - Up to Four 32-Bit Timers (TMR) - Up to Two Low Power 32-Bit Timers (LPTMR) - · Two Windowed Watchdog Timers - One I<sup>2</sup>S Slave for Digital Audio Interface - · Security and Integrity - Available Secure Boot - AES 128/192/256 Hardware Acceleration Engine - TRNG Compliant to SP800-90B - · 32-Bit CRC Acceleration Engine ### **Simplified Block Diagram** # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT ### **TABLE OF CONTENTS** | General Description | | |---------------------------------------------------|----| | Applications | | | Benefits and Features | | | Simplified Block Diagram | | | Absolute Maximum Ratings | | | Package Information | | | 40 TQFN-EP | | | Electrical Characteristics | | | Electrical Characteristics—SPI | | | Electrical Characteristics—I <sup>2</sup> C | | | Electrical Characteristics—I <sup>2</sup> S Slave | | | Pin Configuration | | | 40 TQFN | | | Pin Description | | | Detailed Description | | | MAX32670 | | | Arm Cortex-M4 Processor with FPU Engine | | | Memory | | | Internal Flash Memory | | | Internal SRAM | 35 | | Clocking Scheme | | | General-Purpose I/O and Special Function Pins | | | Standard DMA Controller | | | Power Management | 37 | | Power Management Unit | | | Active Mode | | | Sleep Mode | | | DeepSleep Mode | 37 | | Backup Mode | | | Storage Mode | | | Real-Time Clock | | | Windowed Watchdog Timer (WWDT) | | | 32-Bit Timer/Counter/PWM (TMR, LPTMR) | | | Serial Peripherals | | | I <sup>2</sup> C Interface (I2C) | | | Serial Peripheral Interface (SPI) | | | I <sup>2</sup> S Interface (I2S) | 41 | | UART (UART, LPUART) | 41 | # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT # TABLE OF CONTENTS (CONTINUED) Security 42 AES 42 True Random Number Generator (TRNG) 42 CRC Module 42 Secure Boot 42 Debug and Development Interface (SWD) 42 Applications Information 43 Bypass Capacitors 43 Ordering Information43Revision History44 # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT #### LIST OF FIGURES | Figure 1. Power-Supply Operational Modes | | |-------------------------------------------|----| | Figure 2. SPI Master Mode Timing Diagram | 29 | | Figure 3. SPI Slave Mode Timing Diagram | 29 | | Figure 4. I <sup>2</sup> C Timing Diagram | 30 | | Figure 5. I <sup>2</sup> S Timing Diagram | 30 | | Figure 6. Clocking Scheme | 36 | # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT | LIST OF TAB | ßL | .ES | ŝ | |-------------|----|-----|---| |-------------|----|-----|---| | Table 1. Backup Mode RAM Retention | 38 | |--------------------------------------|----| | Table 2. Timer Configuration Options | 39 | | Table 3. SPI Configuration Options | 41 | | Table 4. UART Configuration Options | 42 | # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT ### **Absolute Maximum Ratings** | (All voltages with respect to V <sub>SS</sub> , unless other | erwise noted.) | |--------------------------------------------------------------|----------------------------| | V <sub>CORE</sub> | 0.3V to +1.21V | | V <sub>DD</sub> | 0.3V to +3.63V | | 32KIN, 32KOUT, HFXIN, HFXOUT | $-0.3V$ to $V_{DD} + 0.3V$ | | RSTN, GPIO | $-0.3V$ to $V_{DD} + 0.3V$ | | Total Current into All GPIO Combined (sink) | 100mA | | V <sub>SS</sub> | 100mA | | Output Current (sink) by Any GPIO Pin | 25mA | | Output C | urrent | (sou | rce) by An | y GPIO Pir | ١ | 25mA | |-----------|--------|--------|-------------|--------------|---------------|------------| | Continuo | us Pa | ckage | e Power D | issipation 4 | 10 TQFN-EP (m | nultilayer | | board) | $T_A$ | = | +70°C | (derate | 35.7mW/°C | above | | +70°C) | | | | | 285 | 7.10mW | | Operating | g Tem | perat | ure Range | | 40°C to | +105°C | | Storage 7 | Tempe | eratur | e Range | | 65°C to | +150°C | | Soldering | j Tem | perati | ure (reflow | ') | | .+260°C | | | | | | | | | **All voltages with respect to VSS:** (All voltages with respect to V<sub>SS</sub>, unless otherwise noted.) Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Information** #### 40 TQFN-EP | Package Code | T4055+1 | |-----------------------------------------|----------------| | Outline Number | <u>21-0140</u> | | Land Pattern Number | 90-0016 | | Thermal Resistance, Single-Layer Board: | | | Junction to Ambient (θ <sub>JA</sub> ) | 45°C/W | | Junction to Case (θ <sub>JC</sub> ) | 2 °C/W | | Thermal Resistance, Four-Layer Board: | | | Junction to Ambient (θ <sub>JA</sub> ) | 28°C/W | | Junction to Case (θ <sub>JC</sub> ) | 2°C/W | | | | For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. #### **Electrical Characteristics** | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | | | | |----------------------------------------------------------------|---------------------------------------|---------------------------------------------------------|--------------------|-------|-----|-------|-------|--|--|--| | POWER / BOTH SINGLE-SUPPLY OPERATION AND DUAL-SUPPLY OPERATION | | | | | | | | | | | | Supply Voltage | V <sub>DD</sub> | | | 1.71 | 1.8 | 3.63 | V | | | | | | V <sub>CORE</sub><br>V <sub>RST</sub> | Dual-supply operation | OVR = [00] | 0.855 | 0.9 | 0.945 | V | | | | | | | | OVR = [01] | 0.95 | 1.0 | 1.05 | | | | | | Supply Voltage, Core | | | Default OVR = [10] | 1.045 | 1.1 | 1.155 | | | | | | | | No power supply connection for single supply operation | | | _ | | | | | | | Power-Fail Reset<br>Voltage | | Monitors V <sub>DD</sub> | | 1.58 | | 1.71 | | | | | | | | Monitors V <sub>CORE</sub> during dual-supply operation | | 0.77 | | 0.845 | V | | | | # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT #### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------|------------------|---------------------------------------------------------|-----|------|-----|-------| | Power-On Reset | | Monitors V <sub>DD</sub> | | 1.4 | | | | Voltage | V <sub>POR</sub> | Monitors V <sub>CORE</sub> during dual supply operation | | 0.65 | | V | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------|-----|--------| | POWER / SINGLE-SUPP | LY OPERATION | (V <sub>DD</sub> ONLY) | | | | | | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fSYS_CLK(MAX) =<br>100MHz | 64.5 | | | | | | pin, V <sub>DD</sub> = 3.3V,<br>CPU in Active<br>mode, executing<br>Coremark, ECC<br>disabled, inputs | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fSYS_CLK(MAX) =<br>50MHz | 62.5 | | | | | | tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fSYS_CLK(MAX) =<br>12MHz | 59.5 | | - | | | | Dynamic, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 1.8V, CPU in Active mode, executing Coremark, ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fSYS_CLK(MAX) =<br>100MHz | 64.2 | | | | V <sub>DD</sub> Current Active Mode I <sub>DD_DACTS</sub> | | | OVR = [01],<br>Internal regulator<br>set to 1.0V,<br>fSYS_CLK(MAX) =<br>50MHz | 62.1 | | μA/MHz | | | | | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fSYS_CLK(MAX) =<br>12MHz | 59.1 | | | | | | Dynamic, IPO enabled, total current into V <sub>DD</sub> | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fSYS_CLK(MAX) =<br>100MHz | 49.4 | | | | | pin.<br>CP<br>mo<br>Wh<br>disa<br>tied<br>out | pin, V <sub>DD</sub> = 3.3V,<br>CPU in Active<br>mode, executing<br>While(1), ECC<br>disabled, inputs | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fSYS_CLK(MAX) =<br>50MHz | 47 | | | | | | tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fSYS_CLK(MAX) =<br>12MHz | 44.1 | | | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | | | |-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------|------|-------|----|--| | | | enabled, total | Dynamic, IPO enabled, total current into V <sub>DD</sub> | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fSYS_CLK(MAX) =<br>100MHz | | 49.3 | | | | | | | pin, V <sub>DD</sub> = 1.8V,<br>CPU in Active<br>mode, executing<br>While(1), ECC<br>disabled, inputs<br>tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fSYS_CLK(MAX) =<br>50MHz | | 46.7 | | | | | | | | | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fSYS_CLK(MAX) =<br>12MHz | | 44.1 | | | | | | | | Fixed, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in Active mode 0MHz execution, ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10],<br>internal regulator<br>set to 1.1V | | 796 | | | | | | | | | CPU in Active mode 0MHz | CPU in Active mode 0MHz | OVR = [01],<br>internal regulator<br>set to 1.0V | | 647 | | | | | l | | OVR = [00],<br>internal regulator<br>set to 0.9V | | 475 | | | | | | | 'DD_FACTS | I <sub>DD_FACTS</sub> | Fixed, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>internal regulator<br>set to 1.1V | | 762 | | μA | | | | | pin, V <sub>DD</sub> = 1.8V,<br>CPU in Active<br>mode 0MHz | OVR = [01],<br>internal regulator<br>set to 1.0V | | 620 | | | | | | | d<br>ti | execution, ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [00],<br>internal regulator<br>set to 0.9V | | 450 | | | | | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |--------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|--------| | | | Dynamic, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in Sleep mode, ECC disabled, standard | OVR = [10],<br>internal regulator<br>set to 1.1V | 39.2 | | | | | | | pin, V <sub>DD</sub> = 3.3V,<br>CPU in Sleep<br>mode, ECC | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | 37.5 | | | | | channels active,<br>inputs tied to V <sub>SS</sub><br>or V <sub>DD</sub> , outputs<br>source/sink 0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>12MHz | 36.1 | | μΑ/MHz | | | | Dynamic, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 1.8V, CPU in Sleep mode, ECC disabled, standard DMA with two channels active, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fSYS_CLK(MAX) =<br>100MHz | 39.2 | | | | V <sub>DD</sub> Current Sleep<br>Mode I <sub>DD_DSLPS</sub> | IDD_DSLPS | | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | 37.5 | | | | | | | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>12MHz | 36.4 | | | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz | 21.1 | | 1 | | | | pin, V <sub>DD</sub><br>CPU in S<br>mode, E0<br>disabled,<br>disabled,<br>tied to V <sub>S</sub> | pin, V <sub>DD</sub> = 3.3V,<br>CPU in Sleep<br>mode, ECC<br>disabled, DMA<br>disabled, inputs | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz | 19 | | | | | | tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fsys_clk(MAX) =<br>12MHz | 17.2 | | | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|------|-----|-------| | | | Dynamic, IPO enabled, total current into V <sub>DD</sub> | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fSYS_CLK(MAX) =<br>100MHz | | 21.2 | | | | | | pin, V <sub>DD</sub> = 1.8V,<br>CPU in Sleep<br>mode, ECC<br>disabled, DMA<br>disabled, inputs | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fsys_clk(MAX) =<br>50MHz | | 19.1 | | | | | | tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fSYS_CLK(MAX) =<br>12MHz | | 17.3 | | | | | | Fixed, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>internal regulator<br>set to 1.1V | | 796 | | | | | | pin, V <sub>DD</sub> = 3.3V,<br>CPU in Sleep<br>mode, ECC<br>disabled, inputs | OVR = [01],<br>internal regulator<br>set to 1.0V | | 647 | | | | | | tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>internal regulator<br>set to 0.9V | | 475 | | | | | IDD_FSLPS | Fixed, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>internal regulator<br>set to 1.1V | | 762 | | - μΑ | | | | pin, V <sub>DD</sub> = 1.8V,<br>CPU in Sleep<br>mode, ECC<br>disabled, inputs | OVR = [01],<br>internal regulator<br>set to 1.0V | | 620 | | | | | | tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink in | OVR = [00],<br>internal regulator<br>set to 0.9V | | 450 | | | | | | Standby state with | V <sub>DD</sub> = 3.3V | | 4.0 | | | | V <sub>DD</sub> Fixed Current,<br>DeepSleep Mode | I <sub>DD_FDSLS</sub> | full data retention<br>and 160KB SRAM<br>retained | V <sub>DD</sub> = 1.8V | | 3.6 | | μA | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | CONE | DITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|------------------------|---------------------------------------------------------------------------|-------------------------------------------------------|---------------------|-------|------|-------| | | | | 0KB SRAM<br>retained, retention<br>regulator disabled | | 0.32 | | | | | | | 20KB SRAM retained | | 1.04 | | | | V <sub>DD</sub> Fixed Current,<br>Backup Mode | | V <sub>DD</sub> = 3.3V, RTC<br>disabled | 40KB SRAM retained | | 1.37 | | | | | | | 80KB SRAM retained | | 1.90 | | | | | lee segue | | 160KB SRAM retained | | 2.84 | | μA | | | IDD_FBKUS | V <sub>DD</sub> = 1.8V, RTC disabled V <sub>DD</sub> = 1.8V, RTC 4 re 8 | 0KB SRAM<br>retained, retention<br>regulator disabled | | 0.11 | | μΑ | | | | | 20KB SRAM retained | | 0.77 | | - | | | | | 40KB SRAM retained | | 1.14 | | | | | | | 80KB SRAM retained | | 1.68 | | | | | | | | 160KB SRAM retained | | 2.64 | | | V <sub>DD</sub> Fixed Current, | lan sasaa | V <sub>DD</sub> = 3.3V | | | 0.362 | | μA | | Storage Mode | I <sub>DD_</sub> FSTOS | V <sub>DD</sub> = 1.8V | | | 0.075 | | μΑ | | Sleep Mode Resume<br>Time | t <sub>SLP_ONS</sub> | | | | 2.1 | | μs | | DeepSleep Mode | t | fast_wk_en = 1 | | | 89 | | 110 | | Resume Time | t <sub>DSL_ONS</sub> | fast_wk_en = 0 | | | 129 | | us | | Backup Mode Resume<br>Time | t <sub>BKU_ONS</sub> | Includes system init execution time | Includes system initialization and ROM execution time | | 1.25 | | ms | | Storage Mode Resume<br>Time | t <sub>STO_ONS</sub> | Includes system init execution time | alization and ROM | | 1.5 | | ms | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------|-----|----------| | POWER / DUAL-SUPPLY | OPERATION (V | / <sub>DD</sub> AND V <sub>CORE</sub> ) | | | | | | | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>CORE</sub> | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz | | 63.7 | | | | | | pin, CPU in Active<br>mode, executing<br>Coremark, ECC<br>disabled, inputs | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | | 61.9 | | | | | ICORE_DACTD | Outputs source/sink | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>12MHz | | 59.4 | | | | | | Dynamic, IPO enabled, total current into V <sub>CORE</sub> pin, CPU in Active mode, executing While(1), ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz | | 48.9 | | - μA/MHz | | V <sub>CORE</sub> Current, Active<br>Mode | | | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | | 46.6 | | | | | | | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz | | 44.5 | | | | | | Fixed, IPO enabled, total | OVR = [10], V <sub>CORE</sub><br>= 1.1V | | 362 | | | | | | current into V <sub>CORE</sub> pin, CPU in Active mode 0MHz | OVR = [01], V <sub>CORE</sub><br>= 1.0V | | 217 | | ] | | | CORE_FACTD execution disabled tied to V | execution, ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink | OVR = [00], V <sub>CORE</sub><br>= 0.9V | | 109 | | μΑ | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------|-----|------------| | V <sub>DD</sub> Current, Active Mode | | Dynamic, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in Active mode, executing Coremark, ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10],<br>fsys_clk(MAX) =<br>100MHz | 0.51 | | | | | | Dynamic, IPO enabled,total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in Active mode, executing Coremark, ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [01],<br>fsys_clk(MAX) =<br>50MHz | 0.51 | | μΑ/MHz | | | enabled, to current into pin, V <sub>DD</sub> = CPU in Ac mode, exe Coremark, disabled, in tied to V <sub>SS</sub> | Dynamic, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in Active mode, executing Coremark, ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [00],<br>fsys_clk(max( =<br>12MHz | 0.51 | | µAVIVII 12 | | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz | 0.23 | | | | | | pin, V <sub>DD</sub> = 1.8V,<br>CPU in Active<br>mode, executing<br>Coremark, ECC | OVR = [01],<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | 0.23 | | | | | | disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [00],<br>fsys_clk(MAX) =<br>12MHz | 0.23 | | | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------|-----|-------| | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz | 0.51 | | | | | | pin, V <sub>DD</sub> = 3.3V,<br>CPU in Active<br>mode, executing<br>While(1), ECC | OVR = [01],<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | 0.51 | | | | | | disabled, inputs<br>tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00],<br>f <sub>SYS_CLK(MAX(</sub> =<br>12MHz | 0.51 | | | | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub> | OVR = [10],<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz | 0.23 | | | | | | mode, executing While(1), ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , fs | OVR = [01],<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | 0.23 | | | | | | | OVR = [00],<br>fsys_clk(MAX) =<br>12MHz | 0.23 | | | | | | Fixed, IPO enabled, total | OVR = [10], V <sub>CORE</sub><br>= 1.1V | 367 | | | | | | current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in Active mode 0MHz execution, ECC disabled, inputs tied to VSS or VDD, outputs source/sink 0mA | OVR = [01], V <sub>CORE</sub><br>= 1.0V | 367 | | | | | | | OVR = [00], V <sub>CORE</sub><br>= 0.9V | 307 | | | | | IDD_FACTD | Fixed, IPO enabled, total | OVR = [10], V <sub>CORE</sub><br>= 1.1V | 350 | | - μA | | | | current into V <sub>DD</sub><br>pin, V <sub>DD</sub> = 1.8V, | OVR = [01], V <sub>CORE</sub><br>= 1.0V | 350 | | | | | | CPU in Active mode 0MHz execution, ECC disabled, inputs tied to VSS or VDD, outputs source/sink 0mA | OVR = [00], V <sub>CORE</sub> = 0.9V | 290 | | | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------|-----|-------------------------------------| | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>CORE</sub> | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz | | 39.2 | | | | V <sub>CORE</sub> Current, Sleep | | pin, CPU in Sleep<br>mode, ECC<br>disabled, standard<br>DMA with two<br>channels active. | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz | | 37.5 | | | | | ICORE_DSLPD | inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>12MHz | | 37 | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | | Dynamic, IPO enabled, total current into V <sub>CORE</sub> pin, CPU in Sleep mode, ECC disabled, DMA disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS_CLK(MAX)</sub> = 100MHz | | 21.1 | | - μA/MHz | | Mode Salish, Sissp | | | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | | 19.2 | | _ | | | | | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>12MHz | | 17.9 | | | | | | Fixed, IPO enabled, total | OVR [10], V <sub>CORE</sub> = 1.1V | | 362 | | | | | I <sub>CORE_FSLPD</sub> pin, C<br>mode<br>disabl<br>tied to | current into V <sub>CORE</sub> pin, CPU in Sleep | OVR [01], V <sub>CORE</sub> = 1.0V | | 217 | | μA | | | | mode, ECC<br>disabled, inputs<br>tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR [00], V <sub>CORE</sub> = 0.9V | | 109 | | μΑ | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |----------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------|-----|-----------| | | | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub><br>pin, V <sub>DD</sub> = 3.3V, | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz | 0.001 | | | | | | CPU in Sleep<br>mode, ECC | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | 0.001 | | | | | l | channels active,<br>inputs tied to V <sub>SS</sub><br>or V <sub>DD</sub> , outputs<br>source/sink 0mA | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>12MHz | 0.001 | | μΑ/MHz | | | IDD_DSLPD | Dynamic, IPO<br>enabled, total<br>current into V <sub>DD</sub><br>pin, V <sub>DD</sub> = 1.8V, | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz | 0.001 | | μΑνίκιτιΣ | | | | CPU in Sleep mode, ECC disabled, standard DMA with two channels active, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz | 0.001 | | | | V <sub>DD</sub> Current, Sleep<br>Mode | | | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>12MHz | 0.001 | | | | | | Fixed, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DD</sub> = 3.3V, CPU in Sleep mode, ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DD</sub> , outputs source/sink 0mA | OVR = [10], V <sub>CORE</sub><br>= 1.1V | 367 | | | | | | | OVR = [01], V <sub>CORE</sub><br>= 1.0V | 367 | | | | | | | OVR = [00], V <sub>CORE</sub> = 0.9V | 307 | | | | | I <sub>DD_FSLPD</sub> | Fixed, IPO enabled, total | OVR = [10], V <sub>CORE</sub><br>= 1.1V | 350 | | μΑ | | | | current into V <sub>DD</sub><br>pin, V <sub>DD</sub> = 1.8V, | OVR = [01], V <sub>CORE</sub><br>= 1.0V | 350 | | | | | | CPU in Sleep<br>mode, ECC<br>disabled, inputs<br>tied to V <sub>SS</sub> or V <sub>DD</sub> ,<br>outputs source/sink<br>0mA | OVR = [00], V <sub>CORE</sub> = 0.9V | 290 | | | # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|-------------|----------------------------------------------------|------|------|-----------|-------| | V <sub>CORE</sub> Fixed Current,<br>DeepSleep Mode | | V <sub>DD</sub> = 3.3V, V <sub>CORE</sub> = 1.1V | | 10 | | | | | ICORE FDSLP | V <sub>DD</sub> = 3.3V, V <sub>CORE</sub> = 0.855V | | 3.8 | | | | | D | V <sub>DD</sub> = 1.8V, V <sub>CORE</sub> = 1.1V | 10 | | μΑ | | | | | $V_{DD} = 1.8V, V_{CORE} = 0.855V$ 3.8 | | | | | | | | V <sub>DD</sub> = 3.3V, V <sub>CORE</sub> = 1.1V | | 0.34 | | | | V <sub>DD</sub> Fixed Current, | | V <sub>DD</sub> = 3.3V, V <sub>CORE</sub> = 0.855V | 0.34 | | | ] | | DeepSleep Mode | IDD_FDSLPD | V <sub>DD</sub> = 1.8V, V <sub>CORE</sub> = 1.1V | 0.08 | | – μA<br>– | | | | | $V_{DD} = 1.8V, V_{CORE} = 0.855V$ 0.08 | | | | | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |----------------------------------|-------------|--------------------------------------------|-------------------------------------------------------|---------|-----|-------| | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 0.225 | | | | | | 0KB SRAM retained, RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 0.13 | | | | | | disabled, retention regulator disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 0.23 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 0.14 | | | | | | | $V_{DD}$ = 3.3V,<br>$V_{CORE}$ = 1.1V | 1.256 | | | | | | 20KB SRAM<br>retained with RTC | $V_{DD} = 3.3V,$<br>$V_{CORE} = 0.855V$ | 0.507 | | | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 1.256 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 0.507 | | | | | | 40KB SRAM<br>retained with RTC<br>disabled | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 2.243 | | ] | | V <sub>CORE</sub> Fixed Current, | ICORE_FBKUD | | $V_{DD} = 3.3V,$<br>$V_{CORE} = 0.855V$ | 0.877 | | μA | | Backup Mode | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 2.243 | | μΑ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 0.877 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 3.97 | | | | | | 80KB SRAM<br>retained with RTC | $V_{DD} = 3.3V,$<br>$V_{CORE} = 0.855V$ | 1.49 | | | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 3.97 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 1.49 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 7.22 | | | | | | 160KB SRAM | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 2.61 | | | | | | retained with RTC disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 7.22 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 2.61 | | | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | COND | ITIONS | MIN TYP | MAX | UNITS | |--------------------------------|-----------|--------------------------------------------|-------------------------------------------------------|---------|-----|-------| | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 0.34 | | | | | | 0KB SRAM retained with RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 0.34 | | | | | | disabled, retention regulator disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 0.12 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 0.12 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 0.32 | | | | | | 20KB SRAM<br>retained with RTC | $V_{DD} = 3.3V,$<br>$V_{CORE} = 0.855V$ | 0.32 | | | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 0.108 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 0.108 | | | | | | 40KB SRAM<br>retained with RTC<br>disabled | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 0.32 | | 1 | | V <sub>DD</sub> Fixed Current, | IDD_FBKUD | | $V_{DD} = 3.3V,$<br>$V_{CORE} = 0.855V$ | 0.108 | | μA | | Backup Mode | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 0.108 | | μΑ | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 0.108 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 0.32 | | | | | | 80KB SRAM retained with RTC | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 0.32 | | | | | | disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 0.108 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 0.108 | | | | | | | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V | 0.32 | | | | | | 160KB SRAM | V <sub>DD</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 0.32 | | | | | | retained with RTC disabled | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 1.1V | 0.108 | | | | | | | V <sub>DD</sub> = 1.8V,<br>V <sub>CORE</sub> = 0.855V | 0.108 | | | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------|--------------------------|-------|--------------------------|------------|--| | | | V <sub>DD</sub> = 3.3V, V <sub>CORE</sub> = 1.1V | | 0.226 | | | | | V <sub>CORE</sub> Fixed Current, | | V <sub>DD</sub> = 3.3V, V <sub>CORE</sub> = 0.855V | | 0.112 | | ] <b>.</b> | | | Storage Mode | CORE_FSTOD | V <sub>DD</sub> = 1.8V, V <sub>CORE</sub> = 1.1V | | 0.226 | | μA | | | | | V <sub>DD</sub> = 1.8V, V <sub>CORE</sub> = 0.855V | | 0.112 | | 1 | | | | | V <sub>DD</sub> = 3.3V; V <sub>CORE</sub> = 1.1V | | 0.335 | | | | | V <sub>DD</sub> Fixed Current, | | V <sub>DD</sub> = 3.3V; V <sub>CORE</sub> = 0.855V | | 0.335 | | | | | Storage Mode | IDD_FSTOD | V <sub>DD</sub> = 1.8V; V <sub>CORE</sub> = 1.1V | 0.085 | | | μA | | | | | V <sub>DD</sub> = 1.8V; V <sub>CORE</sub> = 0.855V | | 0.085 | | 1 | | | Sleep Mode Resume<br>Time | t <sub>SLP_OND</sub> | | | 2.1 | | μs | | | DeepSleep Mode | <b>4</b> | fast_wk_en = 1 | | 81 | | μs | | | Resume Time | tdsl_ond | fast_wk_en = 0 | | 129 | | us | | | Backup Mode Resume<br>Time | t <sub>BKU_OND</sub> | Includes system initialization and ROM execution time | | 1.25 | | ms | | | Storage Mode Resume Time | tsto_ond | Includes system initialization and ROM execution time | | 1.5 | | ms | | | GENERAL-PURPOSE I/O | ) | | | | | | | | Input Low Voltage for All GPIO, RSTN | V <sub>IL_GPIO</sub> | Pin configured as GPIO | | | 0.3 ×<br>V <sub>DD</sub> | V | | | Input High Voltage for All GPIO, RSTN | V <sub>IH_GPIO</sub> | Pin configured as GPIO | 0.7 ×<br>V <sub>DD</sub> | | | V | | | | | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 1mA, DS[1:0] = 00<br>(Note 1) | | 0.2 | 0.4 | | | | Output Low Voltage for All GPIO Except P0.6, | | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 2mA, DS[1:0] = 10<br>(Note 1) | | 0.2 | 0.4 | | | | P0.7, P0.12, P0.13,<br>P0.18, and P0.19 | V <sub>OL_GPIO</sub> | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 4mA, DS[1:0] = 01<br>(Note 1) | | 0.2 | 0.4 | V | | | | | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 6mA, DS[1:0] = 11<br>(Note 1) | | 0.2 | 0.4 | | | | Output Low Voltage for | | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 2mA, DS = 0 (Note 1) | | 0.2 | 0.4 | | | | GPIO P0.6, P0.7, P0.12, P0.13, P0.18, P0.19 | V <sub>OL_I2C</sub> | V <sub>DD</sub> = 1.71V, I <sub>OL</sub> = 10mA, DS = 1 (Note 1) | | 0.2 | 0.4 | V | | | | | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 1mA, DS[1:0] = 00<br>(Note 1) | V <sub>DD</sub> -<br>0.4 | | | | | | Output High Voltage for<br>All GPIO Except P0.6,<br>P0.7, P0.12, P0.13,<br>P0.18, and P0.19 | | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 2mA, DS[1:0] = 10<br>(Note 1) | V <sub>DD</sub> -<br>0.4 | | | | | | | V <sub>OH_GPIO</sub> | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 4mA, DS[1:0] = 01<br>(Note 1) | V <sub>DD</sub> -<br>0.4 | | | - V | | | | | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 6mA, DS[1:0] = 11<br>(Note 1) | V <sub>DD</sub> - 0.4 | | | 1 | | ### **Electrical Characteristics (continued)** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------|------|-------|--| | Output High Voltage for | V | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 2mA, DS = 0 (Note 1) | V <sub>DD</sub> -<br>0.4 | | | V | | | GPIO P0.6, P0.7, P0.12, P0.13, P0.18, and P0.19 | V <sub>OH_I2C</sub> | V <sub>DD</sub> = 1.71V, I <sub>OH</sub> = 10mA, DS = 1 (Note 1) | V <sub>DD</sub> -<br>0.4 | | | V | | | Combined I <sub>OL</sub> , All GPIO | I <sub>OL_TOTAL</sub> | | | | 100 | mA | | | Combined I <sub>OH</sub> , All GPIO | I <sub>OH_</sub> TOTAL | | -100 | | | mA | | | Input Hysteresis (Schmitt) | V <sub>IHYS</sub> | | | 300 | | mV | | | Input/Output Pin Capacitance for All Pins | C <sub>IO</sub> | | | 4 | | pF | | | Input Leakage Current<br>Low | I <sub>IL</sub> | V <sub>IN</sub> = 0V, internal pullup disabled | -500 | | +500 | nA | | | Input Leakage Current<br>High | l <sub>ІН</sub> | V <sub>IN</sub> = 3.6V, internal pulldown disabled | -500 | | +500 | nA | | | Input Pullup Resistor to | D | Pullup to V <sub>DD</sub> = V <sub>RST</sub> , RSTN at V <sub>IH</sub> | | 18.7 | | kΩ | | | RSTN | $R_{PU\_VDD}$ | Pullup to V <sub>DD</sub> = 3.63V, RSTN at V <sub>IH</sub> | | 10.0 | | K\$2 | | | Input Pullup Resistor for | D | Device pin configured as GPIO, pullup to VDD = VRST. device pin at VIH | | 18.7 | | kΩ | | | All GPIO | R <sub>PU</sub> | Device pin configured as GPIO, pullup to V <sub>DD</sub> = 3.63V, device pin at V <sub>IH</sub> | | 10.0 | | K77 | | | Input Pulldown Resistor | D | Device pin configured as GPIO, pulldown to V <sub>SS</sub> , V <sub>DD</sub> = V <sub>RST</sub> , device pin at V <sub>IL</sub> | | 17.6 | | 10 | | | for All GPIO | R <sub>PD</sub> | Device pin configured as GPIO, pulldown to V <sub>SS</sub> , V <sub>DD</sub> = 3.63V, device pin at V <sub>IL</sub> | | 8.8 | | kΩ | | | CLOCKS | | | | | | | | | System Clock<br>Frequency | fsys_clk | | | | 100 | MHz | | | System Clock Period | <sup>t</sup> sys_clk | | | 1/<br>fsys_cl<br>K | | μs | | | Internal Primary<br>Oscillator (IPO) | f <sub>IPO</sub> | Default OVR = [10] | | 100 | | MHz | | | External RF Oscillator (XRFO) | fxRFO | Required crystal characteristics: $C_L = 12pF$ , ESR $\leq 50\Omega$ , $C_0 \leq 7pF$ , temperature stability $\pm 20ppm$ , initial tolerance $\pm 20ppm$ | 14 | | 32 | MHz | | | Internal Baud Rate<br>Oscillator (IBRO) | f <sub>IBRO</sub> | | | 7.3728 | | MHz | | | Internal Nano-Ring<br>Oscillator (INRO) | fINRO | Measured at V <sub>DD</sub> = 1.8V | | 70 | | kHz | | | External RTC Oscillator (XRTCO) | fxrtco | 32.768kHz watch crystal, $C_L$ = 6pF, ESR < 90kΩ, $C_0$ < 2pF | | 32.768 | | kHz | | | RTC Operating Current | I <sub>RTC</sub> | All power modes, RTC enabled | | 0.35 | | μA | | #### **Electrical Characteristics (continued)** (Limits are 100% tested at $T_A = +25$ °C and $T_A = +105$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | |------------------------------------|----------------------|------------------------------------------------------|-----|-----|-----|---------|--|--| | RTC Power-Up Time | t <sub>RTC_ON</sub> | | | 250 | | ms | | | | External Clock Input | <b>f</b> | EXT_CLK1 selected | | | 50 | MHz | | | | Frequency | fEXT_CLK | EXT_CLK2 selected | | | 1 | IVITZ | | | | FLASH MEMORY | | | | | | | | | | Flash Erase Time | t <sub>M_ERASE</sub> | Mass erase | | 30 | | mo | | | | Flasii Elase Tille | tp_ERASE | Page erase | | 30 | | ms | | | | Flash Programming<br>Time Per Word | t <sub>PROG</sub> | 32-bit programming mode, f <sub>FLC_CLK</sub> = 1MHz | | 42 | | μs | | | | Flash Endurance | | | 10 | | | kcycles | | | | Data Retention | t <sub>RET</sub> | T <sub>A</sub> = +125°C | 10 | | | years | | | #### **Electrical Characteristics—SPI** (Timing specifications are guaranteed by design and not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------|---------------------|---------------------|-----|-------| | MASTER MODE | | | ' | | | • | | SPI Master Operating Frequency | fMCK | f <sub>SYS_CLK</sub> = 100MHz, f <sub>MCK(MAX)</sub> = f <sub>SYS_CLK</sub> /2 | | | 50 | MHz | | SPI Master SCK Period | tMCK | | | 1/f <sub>MCK</sub> | | ns | | SCK Output Pulse-<br>Width High/Low | t <sub>MCH</sub> , t <sub>MCL</sub> | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Hold Time<br>After SCK Sample Edge | tмон | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Valid to Sample Edge | t <sub>MOV</sub> | | t <sub>MCK</sub> /2 | | | ns | | MOSI Output Hold Time<br>After SCK Low Idle | t <sub>MLH</sub> | | | t <sub>MCK</sub> /2 | | ns | | MISO Input Valid to<br>SCK Sample Edge<br>Setup | t <sub>MIS</sub> | | | 5 | | ns | | MISO Input to SCK<br>Sample Edge Hold | t <sub>MIH</sub> | | | t <sub>MCK</sub> /2 | | ns | | SLAVE MODE | | | | | | | | SPI Slave Operating Frequency | fsck | | | | 50 | MHz | | SPI Slave SCK Period | t <sub>SCK</sub> | | | 1/f <sub>SCK</sub> | | ns | | SCK Input Pulse-Width High/Low | t <sub>SCH</sub> , t <sub>SCL</sub> | | | t <sub>SCK</sub> /2 | | | | SSx Active to First Shift Edge | tsse | | | 10 | | ns | ### **Electrical Characteristics—SPI (continued)** (Timing specifications are guaranteed by design and not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|------------------|------------|-----|--------------------|-----|-------| | MOSI Input to SCK<br>Sample Edge Rise/Fall<br>Setup | t <sub>SIS</sub> | | | 5 | | ns | | MOSI Input from SCK<br>Sample Edge Transition<br>Hold | <sup>t</sup> SIH | | | 1 | | ns | | MISO Output Valid After<br>SCLK Shift Edge<br>Transition | t <sub>SOV</sub> | | | 5 | | ns | | SCK Inactive to SSx Inactive | t <sub>SSD</sub> | | | 10 | | ns | | SSx Inactive Time | tssh | | | 1/f <sub>SCK</sub> | | μs | | MISO Hold Time After<br>SSx Deassertion | t <sub>SLH</sub> | | | 10 | | ns | # Electrical Characteristics—I<sup>2</sup>C (Timing specifications are guaranteed by design and not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|------------------------------------------------------------------|------|-----|-----|-------| | STANDARD MODE | | | | | | | | Output Fall Time | t <sub>OF</sub> | Standard mode, from V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 150 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 100 | kHz | | Low Period SCL Clock | $t_{LOW}$ | | 4.7 | | | μs | | High Time SCL Clock | <sup>t</sup> HIGH | | 4.0 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | <sup>t</sup> su;sta | | 4.7 | | | μs | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 4.0 | | | μs | | Data Setup Time | tsu;dat | | | 300 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 800 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 200 | | ns | | Setup Time for a Stop<br>Condition | tsu;sto | | 4.0 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 4.7 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | 3.45 | | | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | 3.45 | | | μs | # **Electrical Characteristics—I<sup>2</sup>C (continued)** (Timing specifications are guaranteed by design and not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|---------------------------------------------------|------|-----|------|-------| | FAST MODE | | | , | | | | | Output Fall Time | t <sub>OF</sub> | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 150 | | ns | | Pulse Width Suppressed by Input Filter | t <sub>SP</sub> | | | 75 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 400 | kHz | | Low Period SCL Clock | t <sub>LOW</sub> | | 1.3 | | | μs | | High Time SCL Clock | tHIGH | | 0.6 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | tsu;sta | | 0.6 | | | μs | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 0.6 | | | μs | | Data Setup Time | tsu;dat | | | 125 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 30 | | ns | | Fall Time for SDA and SCL | t <sub>F</sub> | | | 30 | | ns | | Setup Time for a Stop<br>Condition | t <sub>SU;STO</sub> | | 0.6 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 1.3 | | | μs | | Data Valid Time | t <sub>VD;DAT</sub> | | 0.9 | | | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | 0.9 | | | μs | | FAST MODE PLUS | | | | | | | | Output Fall Time | t <sub>OF</sub> | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> | | 80 | | ns | | Pulse Width Suppressed by Input Filter | t <sub>SP</sub> | | | 75 | | ns | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 1000 | kHz | | Low Period SCL Clock | t <sub>LOW</sub> | | 0.5 | | | μs | | High Time SCL Clock | tHIGH | | 0.26 | | | μs | | Setup Time for<br>Repeated Start<br>Condition | t <sub>SU;STA</sub> | | 0.26 | | | μs | | Hold Time for Repeated Start Condition | t <sub>HD;STA</sub> | | 0.26 | | | μs | | Data Setup Time | t <sub>SU;DAT</sub> | | | 50 | | ns | | Data Hold Time | t <sub>HD;DAT</sub> | | | 10 | | ns | | Rise Time for SDA and SCL | t <sub>R</sub> | | | 50 | | ns | # Electrical Characteristics—I<sup>2</sup>C (continued) (Timing specifications are guaranteed by design and not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|------------|------|-----|-----|-------| | Fall Time for SDA and SCL | t <sub>F</sub> | | | 30 | | ns | | Setup Time for a Stop<br>Condition | tsu;sto | | 0.26 | | | μs | | Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub> | | 0.5 | | | μѕ | | Data Valid Time | t <sub>VD;DAT</sub> | | 0.45 | | | μs | | Data Valid Acknowledge<br>Time | t <sub>VD;ACK</sub> | | 0.45 | | | μs | # Electrical Characteristics—I<sup>2</sup>S Slave (Timing specifications are guaranteed by design and not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|---------------------|-----------------------|-----|-----|-------|---------------------| | Bit Clock Frequency | f <sub>BCLK</sub> | 96kHz LRCLK frequency | | | 3.072 | MHz | | BCLK High Time | twBCLKH | | | 0.5 | | 1/f <sub>BCLK</sub> | | BCLK Low Time | | | | 0.5 | | 1/f <sub>BCLK</sub> | | LRCLK Setup Time | tLRCLK_BLCK | | | 25 | | ns | | Delay Time, BCLK to<br>SD (Output) Valid | tBCLK_SDO | | | 12 | | ns | | Setup Time for SD (Input) | tsu_sdi | | | 6 | | ns | | Hold Time SD (Input) | t <sub>HD_SDI</sub> | | | 3 | | ns | **GPIO Drive Srength:** Note 1: When using a GPIO bias voltage of 2.97V, the drive current capability of the GPIO is 2x that of its drive strength when using a GPIO bias voltage of 1.71V. Figure 1. Power-Supply Operational Modes Figure 2. SPI Master Mode Timing Diagram Figure 3. SPI Slave Mode Timing Diagram Figure 4. I<sup>2</sup>C Timing Diagram Figure 5. I<sup>2</sup>S Timing Diagram # **Pin Configuration** #### **40 TQFN** # **Pin Description** | | | | Fl | | | | | | | | |-------|----------------------------------------------------------------------------------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | | | | POWE | POWER (See the Applications Information section for bypass capacitor recommendations.) | | | | | | | | | | | 40 | V <sub>CORE</sub> | _ | _ | _ | _ | _ | Digital Power-Supply Input. Bypass with 1x 100nf and 1x 1µF to V <sub>SS</sub> . | | | | | 32 | V <sub>REG1</sub> | _ | _ | _ | _ | _ | Bypass with 4.7nF to V <sub>SS</sub> . Do not connect this device pin to any other external circuitry. | | | | | 37 | V <sub>DD</sub> | | _ | _ | _ | _ | Power Supply Input. Bypass with 1.0µF and 100nF to V <sub>SS</sub> . | | | | | 36 | V <sub>SS</sub> | _ | _ | _ | _ | _ | Digital Ground | | | | | RESET | AND CONT | ROL | | | , | , | | | | | | 35 | RSTN | _ | _ | _ | _ | _ | Active-Low, External System Reset Input. The device remains in reset while this pin is in its active state. When the pin transitions to its inactive state, the device performs a POR reset (resetting all logic on all supplies except for real-time clock circuitry) and begins execution. This pin has an internal pullup to the VDD supply. | | | | # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT #### **40 TQFN** | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | | | |--------|------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | CLOC | K | | • | | | | | | | | | 38 | 32KOUT | | _ | _ | _ | _ | 32kHz Crystal Oscillator Output | | | | | 39 | 32KIN | l | _ | _ | _ | _ | 32kHz Crystal Oscillator Input. Connect a 32kHz crystal between 32KIN and 32KOUT for RTC operation. Optionally, this pin can be configured as the input for an external CMOS-level clock source. | | | | | 33 | HFXIN | - | _ | _ | _ | _ | RF Crystal Oscillator Input. Connect the crystal between HFXIN and HFXOUT. Optionally, this pin can be configured as the input for an external square wave source. See the Electrical Characteristics table for details of the crystal requirements. | | | | | 34 | HFXOUT | П | _ | _ | _ | _ | RF Crystal Oscillator Output. Connect the crystal between HFXIN and HFXOUT. See the Electrical Characteristics table for details of the crystal requirements. | | | | | GPIO A | GPIO AND ALTERNATE FUNCTION (See the Applications Information section for GPIO and Alternate Function Matrices.) | | | | | | | | | | | 4 | P0.0 | P0.0 | SWDIO | | TMR0A_I | _ | Single-Wire Debug I/0; Timer 0 Port Map A Input | | | | | 5 | P0.1 | P0.1 | SWDCLK | _ | TMR0A_O | _ | Single-Wire Debug Clock; Timer 0<br>Port Map A Output | | | | | 6 | P0.2 | P0.2 | SPI0_MISO | UART1B_R<br>X | TMR1A_I | _ | SPI0 Master In Slave Out; UART 1<br>Port Map B RX; Timer 1 Port Map A<br>Input | | | | | 7 | P0.3 | P0.3 | SPI0_MOSI | UART1B_T<br>X | TMR1A_O | _ | SPI0 Master Out Slave In; UART 1<br>Port Map B TX; Timer 1 Port Map A<br>Output | | | | | 8 | P0.4 | P0.4 | SPI0_SCK | UART1B_C<br>TS | TMR2A_I | _ | SPI0 Serial Clock; UART 1 Port Map<br>B CTS; Timer 2 Port Map A Input | | | | | 9 | P0.5 | P0.5 | SPI0_SS0 | UART1B_R<br>TS | TMR2A_O | DIV_CLK_<br>OUTA | SP0 Slave Select 0; UART 1 Port<br>Map B RTS; Timer 2 Port Map A<br>Output; Divided Clock Output Port<br>Map A | | | | | 10 | P0.6 | P0.6 | I2C0_SCL | LPTMR0_I | TMR3A_I | _ | I2C0 Serial Clock; Low Power Timer 0 Input; Timer 3 Port Map A Input | | | | | 11 | P0.7 | P0.7 | I2C0_SDA | LPTMR0_O | TMR3A_O | _ | I2C0 Serial Data; Low Power Timer 0<br>Output; Timer 3 Port Map A Output | | | | | 20 | P0.8 | P0.8 | UART0A_R<br>X | 12S0_SDO | TMR0B_I | _ | UART 0 Port Map A Rx; I2S0 Serial<br>Data Output; Timer 0 Port Map B<br>Input | | | | # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT #### **40 TQFN** | | | | Fl | | | | | |-----|-------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|---------------------------------------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | 21 | P0.9 | P0.9 | UART0A_T<br>X | I2S0_LRCL<br>K | TMR0B_O | _ | UART 0 Port Map A Tx; I2S0 Left/<br>Right Clock; Timer 0 Port Map B<br>Output | | 22 | P0.10 | P0.10 | UART0A_C<br>TS | I2S0_BCLK | TMR1B_I | DIV_CLK_<br>OUTB | UART 0 Port Map A CTS; I2S0 Bit<br>Clock; Timer 1 Port Map B Input;<br>Divided Clock Output Port Map B | | 23 | P0.11 | P0.11 | UART0A_R<br>TS | 12S0_SDI | TMR1B_O | _ | UART 0 Port Map A RTS; I2S0 Serial<br>Data Input; Timer 1 Port Map B<br>Output | | 24 | P0.12 | P0.12 | I2C1_SCL | EXT_CLK2 | TMR2B_I | EXT_CLK1 | I2C1 Serial Clock; Low Power<br>External Clock Input; Timer 2 Port<br>Map B Input; External Clock Input | | 25 | P0.13 | P0.13 | I2C1_SDA | 32KCAL | TMR2B_O | SPI1_SS0 | I2C1 Serial Data; 32.768kHz<br>Calibration Output; Timer 2 Port Map<br>B Output; SPI1 Slave Select 0 | | 26 | P0.14 | P0.14 | SPI1_MISO | UART2B_R<br>X | TMR3B_I | _ | SPI1 Master In Slave Out; UART 2<br>Port Map B RX; Timer 3 Port Map B<br>Input | | 27 | P0.15 | P0.15 | SPI1_MOSI | UART2B_T<br>X | TMR3B_O | _ | SPI1 Master Out Slave In; UART 2<br>Port Map B TX; Timer 3 Port Map B<br>Output | | 28 | P0.16 | P0.16 | SPI1_SCK | UART2B_C<br>TS | TMR0C_I | _ | SPI1 Serial Clock; UART 2 Port Map<br>B CTS; Timer 0 Port Map C Input | | 29 | P0.17 | P0.17 | SPI1_SS0 | UART2B_R<br>TS | TMR0C_O | _ | SPI1 Slave Select 0; UART 2 Port<br>Map B RTS; Timer 0 Port Map C<br>Output | | 30 | P0.18 | P0.18 | I2C2_SCL | _ | TMR1C_I | _ | I2C2 Serial Clock; Timer 1 Port Map<br>C Input | | 31 | P0.19 | P0.19 | I2C2_SDA | _ | TMR1C_O | _ | I2C2 Serial Data; Timer 1 Port Map<br>C Output | | 1 | P0.20 | P0.20 | CM4_RX | _ | TMR2C_I | SWDCLKB | CM4 Rx Event Input; Timer 2 Port<br>Map C Input; Single-Wire Debug<br>Clock Port Map B | | 2 | P0.21 | P0.21 | CM4_TX | _ | TMR2C_O | _ | CM4 Tx Event Output; Timer 2 Port<br>Map C Output | | 3 | P0.22 | P0.22 | LPTMR1_I | _ | TMR3C_I | SWDIOB | Low-Power Timer 1 Input; Timer 3<br>Port Map C Input; Single-Wire Debug<br>Port Map B I/O | | 12 | P0.23 | P0.23 | LPTMR1_O | _ | TMR3C_O | _ | Low-Power Timer 1 Output; Timer 3<br>Port Map C Output | | 13 | P0.24 | P0.24 | LPUART0_<br>CTS | UART0B_R<br>X | TMR0D_I | _ | Low-Power UART 0 CTS; UART0<br>Port Map B Rx; Timer 0 Port Map D<br>Input | # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT #### **40 TQFN** | | | | Fl | JNCTION MOD | DE | | | |-----|-------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-----------------------------------------------------------------------------| | PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION | | 14 | P0.25 | P0.25 | LPUART0_<br>RTS | UART0B_T<br>X | TMR0D_O | _ | Low-Power UART 0 RTS; UART 0<br>Port Map B Tx; Timer 0 Port Map D<br>Output | | 15 | P0.26 | P0.26 | LPUART0_<br>RX | UART0B_C<br>TS | TMR1D_I | _ | Low-Power UART 0 Rx; UART 0 Port<br>Map B CTS; Timer 1 Port Map D<br>Input | | 16 | P0.27 | P0.27 | LPUART0_<br>TX | UART0B_R<br>TS | TMR1D_O | _ | Low-Power UART 0 Tx; UART 0 Port<br>Map B RTS; Timer 1 Port Map D<br>Output | | 17 | P0.28 | P0.28 | UART1A_R<br>X | _ | TMR2D_I | _ | UART 1 Port Map A Rx; Timer 2 Port<br>Map D Input | | 18 | P0.29 | P0.29 | UART1A_T<br>X | | TMR2D_O | _ | UART 1 Port Map A Tx; Timer 2 Port<br>Map D output | | 19 | P0.30 | P0.30 | UART1A_C<br>TS | <del>-</del> | TMR3D_I | | UART 1 Port Map A CTS; Timer 3<br>Port Map D Input | ### **Detailed Description** #### **MAX32670** The MAX32670 is an ultra-low-power, cost-effective, high reliability 32-bit microcontroller enabling designs with complex sensor processing without compromising battery life. It combines a flexible and versatile power management unit with the powerful Arm Cortex-M4 processor with FPU. It also offers legacy designs an easy and cost optimal upgrade path from 8- or 16-bit microcontrollers. Error correction coding (ECC) (single error correction double error detection) for both flash and SRAM provides extremely reliable code execution. The device integrates up to 384KB of flash memory and 160KB (128KB with ECC) of SRAM to accommodate application and sensor code. The device features five powerful and flexible power modes. It can operate from a single-supply battery or a dual-supply typically provided by a PMIC. The I<sup>2</sup>C ports support standard, fast, fast-plus, and high-speed modes, operating up to 3400kbps. The SPI ports can run up to 50MHz in both master and slave mode, and three UARTs can run up to 4000kbaud. One low power UART can run up to 1000kbaud. Four general-purpose 32-bit timers, two low power 32-bit timers, two windowed watchdog timers, and a real-time clock are also provided. An I<sup>2</sup>S interface provides digital audio streaming to a codec. #### **Arm Cortex-M4 Processor with FPU Engine** The Arm Cortex-M4 processor with FPU combines high-efficiency signal processing functionality with low power, low cost, and ease of use. The Arm Cortex-M4 processor with FPU supports single instruction multiple data (SIMD) path DSP extensions, providing: - Four parallel 8-bit add/sub - Floating point single precision - Two parallel 16-bit add/sub - Two parallel MACs - 32- or 64-bit accumulate - Signed, unsigned, data with or without saturation #### Memory #### **Internal Flash Memory** 384KB of internal flash memory with error correction provides nonvolatile storage of program and data memory. #### **Internal SRAM** The internal 160KB SRAM provides low-power retention of application information in all power modes except STORAGE. For enhanced system reliability the SRAM can be configured as 128KB with error correction coded (ECC) single error correction-double error detection (SED-DED). The SRAM can be divided into granular banks that create a flexible SRAM retention architecture. This data retention feature is optional, and is configurable. This granularity allows the application to minimize its power consumption by only retaining the most essential data. #### **Clocking Scheme** Multiple clock sources can be selected as the system clock: - Internal primary oscillator (IPO) at a nominal frequency of 100MHz - · Internal nano-ring oscillator at 80kHz - External RTC oscillator at 32.768kHz (ERTCO) (external crystal required) - Internal baud rate oscillator at 7.3728MHz (IBRO) - External RF oscillator at 14MHz-32MHz (ERFO) (external crystal required) - External square wave clock up to 50MHz - External square wave clock up to 1MHz for LPTMR0, LPTMR1, and LPUART An external 32.768kHz timebase is required when using the RTC. Figure 6. Clocking Scheme #### **General-Purpose I/O and Special Function Pins** Most general-purpose I/O (GPIO) pins share both a firmware-controlled I/O function and one or more special function signals associated with peripheral modules. Pins can be individually enabled for GPIO or peripheral special function use. Configuring a pin as a special function usually supersedes its use as a firmware-controlled I/O. Though this multiplexing between peripheral and GPIO functions is usually static, it can also be done dynamically. The electrical characteristics of a GPIO pin are identical whether the pin is configured as an I/O or special function, except where explicitly noted in the # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT #### Electrical Characteristics tables. In GPIO mode, each pin of a port has an interrupt function that can be independently enabled and configured as a levelor edge-sensitive interrupt. All GPIOs share the same interrupt vector. Some packages do not have all of the GPIOs available. When configured as GPIOs, the following features are provided. These features can be independently enabled or disabled on a per-pin basis. - Configurable as input, output, bidirectional, or high-impedance - Optional internal pullup resistor or internal pulldown resistor when configured as input - Exit from low-power modes on rising or falling edge - Selectable standard- or high-drive modes The MAX32670 provides up to 31 GPIOs for the 40-pin TQFN. #### **Standard DMA Controller** The standard direct memory access (DMA) controller provides a means to off-load the CPU for memory/peripheral data transfer leading to a more power-efficient system. It allows automatic one-way data transfer between two entities. These entities can be either memories or peripherals. The transfers are done without using CPU resources. The following transfer modes are supported: - 8 channel - Peripheral to data memory - Data memory to peripheral - Data memory to data memory - Event support All DMA transactions consist of an AHB burst read into the DMA FIFO followed immediately by an AHB burst write from the FIFO. #### **Power Management** #### **Power Management Unit** The power management unit (PMU) provides the optimal mix of high-performance and low-power consumption. It exercises intelligent, precise control of power distribution to the CPU and peripheral circuitry. The PMU provides the following features: - User-configurable system clock - Automatic enabling and disabling of crystal oscillators based on power mode - Multiple clock domains - · Fast wakeup of powered-down peripherals when activity detected #### **Active Mode** In this mode, the CPU is executing application code and all digital and analog peripherals are available on demand. Dynamic clocking disables local clocks in peripherals not in use. This mode corresponds to the Arm Cortex-M4 processor with FPU Active mode. #### Sleep Mode This mode allows for lower power consumption operation than active mode. The CPU is asleep, peripherals are on and the standard DMA block is available. The GPIO or any active peripheral can be configured to interrupt and cause transition to the Active mode. This mode corresponds to the Arm Cortex-M4 processor with FPU Sleep mode. #### **DeepSleep Mode** In this mode, CPU and critical peripheral configuration settings and all volatile memory are preserved. The device status is a follows: # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT - CPU is powered down. System state and all SRAM is retained. - The GPIO pins retain their state. - The transition from DeepSleep to Active mode is faster than the transition from Backup mode because system initialization is not required. - The system oscillators are all disabled to provide additional power savings over Sleep mode. - LPUART0 and LPTMR0/1 can be active and are optional wake-up sources This mode corresponds to the Arm Cortex-M4 with FPU DeepSleep mode. #### **Backup Mode** This mode places the CPU in a static, low-power state. Backup mode supports the same wake-up sources as DeepSleep mode. The device status is as follows: - CPU is powered down. - SRAM retention as per <u>Table 1</u>. Each of the RAM blocks can be retained. - LPUART0 and LPTMR0/1 can be active and are optional wake-up sources. #### **Table 1. Backup Mode RAM Retention** | RAM BLOCK | RAM SIZE WITHOUT ECC (KB) | RAM SIZE WITH ECC (KB) | |-----------|---------------------------|------------------------| | SYSRAM0 | 20 | 16 | | SYSRAM1 | 20 | 16 | | SYSRAM2 | 40 | 32 | | SYSRAM3 | 80 | 64 | #### **Storage Mode** The device status is as follows: - CPU is powered off. - All peripherals are powered off. - Wake-up from GPIO interrupt. - RTC can be enabled. - No SRAM retention. #### **Real-Time Clock** A real-time clock (RTC) keeps the time of day in absolute seconds. The 32-bit seconds register can count up to approximately 136 years and be translated to calendar format by application software. The RTC provides a time-of-day alarm that can be programmed to any future value between 1 second and 12 days. When configured for long intervals, the time-of-day alarm can be used as a power-saving timer, allowing the device to remain in an extremely low-power mode, but still awaken periodically to perform assigned tasks. A second independent 32-bit 1/4096 subsecond alarm can be programmed between 244µs and 12 days. Both can be configured as recurring alarms. When enabled, either alarm can cause an interrupt or wake the device from most low power modes. The time base is generated by a 32.768kHz crystal or an external clock source that must meet the electrical/timing requirements in the *Electrical Characteristics* table. An RTC calibration feature provides the ability for user-software to compensate for minor variations in the RTC oscillator, crystal, temperature, and board layout. Enabling the 32KCAL alternate function outputs a timing signal derived from the RTC. External hardware can measure the frequency and adjust the RTC frequency in increments of $\pm 127$ ppm with 1ppm resolution. Under most circumstances, the oscillator does not require any calibration. #### Windowed Watchdog Timer (WWDT) Microcontrollers are often used in harsh environments where electrical noise and electromagnetic interference (EMI) are # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT abundant. Without proper safeguards, these hazards can disturb device operation and corrupt program execution. One of the most effective countermeasures is the windowed watchdog timer (WWDT), which detects runaway code or system unresponsiveness. The WWDT is a 32-bit, free-running counter with a configurable prescaler. When enabled, the WWDT must be periodically reset by the application software. Failure to reset the WWDT within the user-configurable timeout period indicates that the application software is not operating correctly and results in a WWDT timeout. A WWDT timeout can trigger an interrupt, system reset, or both. Either response forces the instruction pointer to a known good location before resuming instruction execution. The windowed timeout period feature provides more detailed monitoring of system operation, requiring the WWDT to be reset within a specific window of time. The WWDT supports multiple clock option: - 100MHz IPO - 14MHz-32MHz ERFO (external crystal required) - 7.3728MHz IBRO - 80kHz INRO - 32.768kHz ERTCO (external crystal required) - External square wave clock up to 50MHz - PCLK The MAX32670 provides two instances of the windowed watchdog timer (WWDT0, WWDT1). #### 32-Bit Timer/Counter/PWM (TMR, LPTMR) General-purpose, 32-bit timers provide timing, capture/compare, or generation of pulse-width modulated (PWM) signals with minimal software interaction. The timer provides the following features: - 32-bit up/down autoreload - Programmable prescaler - PWM output generation - Capture, compare, and capture/compare capability - External pin multiplexed with GPIO for timer input, clock gating or capture - Timer output pin - TMR0-TMR3 can be configured as 2 × 16-bit general-purpose timers - Timer interrupt The MAX32670 provides six 32-bit timers (TMR0, TMR1, TMR2, TMR3, LPTMR0, LPTMR1). LPTMR0 and LPTMR1 are capable of operation in the Low Power SLEEP, DEEPSLEEP, and BACKUP modes. I/O functionality is supported for all of the timers. Note that the function of a port can be multiplexed with other functions on the GPIO pins, so it might not be possible to use all the ports depending on the device configuration. See <u>Table 2</u> for individual timer features. **Table 2. Timer Configuration Options** | INSTANCE | SINGLE | DUAL | POWER<br>MODE | CLOCK SOURCE | | | | | | | | |----------|-----------|-----------|-----------------|--------------|------|------|------|------|-------|----------|----------| | | 32<br>BIT | 16<br>BIT | | AOD_PCLK | PCLK | IBRO | ERFO | INRO | ERTCO | EXT_CLK1 | EXT_CLK2 | | TMR0 | YES | YES | ACTIVE<br>SLEEP | NO | YES | YES | YES | NO | NO | YES | NO | | TMR1 | YES | YES | ACTIVE<br>SLEEP | NO | YES | YES | YES | NO | NO | YES | NO | | TMR2 | YES | YES | ACTIVE<br>SLEEP | NO | YES | YES | YES | NO | NO | YES | NO | | TMR3 | YES | YES | ACTIVE<br>SLEEP | NO | YES | YES | YES | NO | NO | YES | NO | **Table 2. Timer Configuration Options (continued)** | LPTMR0 YES | VEC | NO | ACTIVE<br>SLEEP | YES | NO | NO | NO | YES | YES | NO | YES | |------------|-----|---------------------|---------------------|-----|----|----|-----|-----|-----|-----|-----| | | INO | DEEPSLEEP<br>BACKUP | NO | NO | NO | NO | TES | TES | NO | 160 | | | I DTMD4 | YES | NO | ACTIVE<br>SLEEP | YES | NO | NO | NO | YES | YES | NO | YES | | LPTMR1 | | NO | DEEPSLEEP<br>BACKUP | NO | NO | | | 169 | | | | #### **Serial Peripherals** #### I<sup>2</sup>C Interface (I2C) The I<sup>2</sup>C interface is a bidirectional, two-wire serial bus that provides a medium-speed communications network. It can operate as a one-to-one, one-to-many or many-to-many communications medium. These engines support standard-mode, fast-mode plus and high-speed mode I<sup>2</sup>C speeds. It provides the following features: - Master or slave mode operation - Supports up to 4 different slave addresses in slave mode - Supports standard 7-bit addressing or 10-bit addressing - RESTART condition - Interactive receive mode - Tx FIFO preloading - Support for clock stretching to allow slower slave devices to operate on higher speed busses - Multiple transfer rates - Standard mode: 100kbps - Fast mode: 400kbps - Fast mode plus: 1000kbps - · High-speed mode: 3400kbps - Internal filter to reject noise spikes - · Receiver FIFO depth of 8 bytes - Transmitter FIFO depth of 8 bytes The MAX32670 provides three instances of the I<sup>2</sup>C peripheral (I2C0, I2C1, I2C2). #### Serial Peripheral Interface (SPI) The serial peripheral interface (SPI) is a highly configurable, flexible, and efficient synchronous interface among multiple SPI devices on a single bus. The bus uses a single clock signal and multiple data signals, and one or more slave select lines to address only the intended target device. The SPI operates independently and requires minimal processor overhead. The provided SPI peripherals can operate in either slave or master mode and provide the following features: - SPI modes 0, 1, 2, 3 for single-bit communication - 3- or 4-wire mode for single-bit slave device communication - Full-duplex operation in single-bit, 4-wire mode - Multimaster mode fault detection - Programmable interface timing - Programmable SCK frequency and duty cycle - 32-byte transmit and receive FIFOs - Slave select assertion and deassertion timing with respect to leading/trailing SCK edge The MAX32670 provides three instances of the SPI peripheral (SPI0, SPI1, SPI2). See <u>Table 3</u> for configuration options. ### **Table 3. SPI Configuration Options** | INSTANCE | DATA | SLAVE SELECT<br>LINES | MAXIMUM FREQUENCY MASTER<br>MODE (MHz) | MAXIMUM FREQUENCY SLAVE<br>MODE (MHz) | |----------|-------------------|-----------------------|----------------------------------------|---------------------------------------| | | | 40TQFN | | | | SPI0 | 3 wire, 4<br>wire | 1 | 50 | 50 | | SPI1 | 3 wire, 4<br>wire | 1 | 50 | 50 | | SPI2 | 3 wire, 4<br>wire | 1 | 50 | 50 | #### I<sup>2</sup>S Interface (I2S) The I<sup>2</sup>S interface is a bidirectional, four-wire serial bus that provides serial communications for codecs and audio amplifiers compliant with the I<sup>2</sup>S Bus Specification, June 5, 1996. It provides the following features: - Master and Slave mode operation - Support for 4 channels - 8, 16, 24, and 32 bit frames - · Receive and transmit DMA support - Wakeup on FIFO status (full/empty/threshold) - Pulse Density Modulation support for receive channel - Word select polarity control - First bit position selection - Interrupts generated for FIFO status - · Receiver FIFO depth of 32 bytes - Transmitter FIFO depth of 32 bytes The MAX32670 provides one instance of the I<sup>2</sup>S peripheral (I2S0). #### **UART (UART, LPUART)** The universal asynchronous receiver-transmitter (UART, LPUART) interface supports full-duplex asynchronous communication with optional hardware flow control (HFC) modes to prevent data overruns. If HFC mode is enabled on a given port, the system uses two extra pins to implement the industry standard request to send (RTS) and clear to send (CTS) flow control signaling. Each instance is individually programmable. - 2-wire interface or 4-wire interface with flow control - 8-byte send/receive FIFO - Full-duplex operation for asynchronous data transfers - Interrupts available for frame error, parity error, CTS, Rx FIFO overrun and FIFO full/partially full conditions - Automatic parity and frame error detection - Independent baud-rate generator - Programmable 9th-bit parity support - Multidrop support - Start/stop bit support - Hardware flow control using RTS/CTS - 4000kbaud for UART maximum baud rate - 1000kbaud for LPUART maximum baud rate - Two DMA channels can be connected (read and write FIFOs) - Programmable word size (5 bits to 8 bits) The MAX32670 provides 4 instances of the UART peripheral (UART0, UART1, UART2, LPUART0). LPUART0 is capable of operation in the Low Power SLEEP, DEEPSLEEP, and BACKUP modes. See Table 4 for configuration options. ### **Table 4. UART Configuration Options** | INSTANCE | POWER MODE | CLOCK SOURCE | | | | | | | | | |----------|------------------|--------------|------|------|------|------|-------|----------|----------|--| | INSTANCE | POWER MODE | AOD_PCLK | PCLK | IBRO | ERFO | INRO | ERTCO | EXT_CLK1 | EXT_CLK2 | | | UART0 | ACTIVE | NO | YES | YES | YES | NO | NO | YES | NO | | | UART1 | ACTIVE | NO | YES | YES | YES | NO | NO | YES | NO | | | UART2 | ACTIVE | NO | YES | YES | YES | NO | NO | YES | NO | | | LPUART0 | ACTIVE/SLEEP | YES | NO | NO | NO | YES | YES | NO | YES | | | | DEEPSLEEP/BACKUP | NO | | INO | | | | | | | #### Security #### **AES** The dedicated hardware-based AES engine supports the following algorithms: - AES-128 - AES-192 - AES-256 The AES keys are automatically generated by the engine and stored in dedicated flash to protect against tampering. Key generation and storage is transparent to the user. #### **True Random Number Generator (TRNG)** Random numbers are a vital part of a secure application, providing random numbers that can be used for cryptographic seeds or strong encryption keys to ensure data privacy. Software can use random numbers to trigger asynchronous events that result in nondeterministic behavior. This is helpful in thwarting replay attacks or key search approaches. An effective true random number generator (TRNG) must be continuously updated by a high-entropy source. The provided TRNG is continuously driven by a physically-unpredictable entropy source. It generates a 128-bit true random number in 128 system clock cycles. The TRNG can support the system-level validation of many security standards such as FIPS 140-2, PCI-PED, and Common Criteria. Contact Maxim for details of compliance with specific standards. #### **CRC Module** A cyclic redundancy check (CRC) hardware module provides fast calculations and data integrity checks by application software. The CRC module supports the following polynomials: - CRC-16-CCITT - CRC-32 (X<sup>32</sup> + X<sup>26</sup> + X<sup>23</sup> + X<sup>22</sup> + X<sup>16</sup> + X<sup>12</sup> + X<sup>11</sup> + X<sup>10</sup> + X<sup>8</sup> + X<sup>7</sup> + X<sup>5</sup> + X<sup>4</sup> + X<sup>2</sup> + X + 1) #### **Secure Boot** The secure boot feature provides an authenticated boot from internal flash. The secure boot feature provides the following: - Trusted boot authentication through HMAC-SHA256 - Programmable customer root key (CRK) - Optional challenge/response gated entry #### **Debug and Development Interface (SWD)** The serial wire debug interface is used for code loading and ICE debug activities. All devices in mass production have the debugging/development interface enabled. ### **Applications Information** #### **Bypass Capacitors** The proper use of bypass capacitors reduces noise generated by the IC into the ground plane. The <u>Pin Descriptions</u> table indicates which pins should be connected to bypass capacitors, and the appropriate ground plane. It is recommended that one instance of a bypass capacitor should be connected to each pin/ball of the IC package. For example, if the *Pin Descriptions* table shows 4 device pins associated with voltage supply A, a separate capacitor should be connected to each pin for a total of 4 capacitors. Capacitors should be placed as close as possible to their corresponding device pins. Pins which recommend more than one value of capacitor per pin should place them in parallel with the lowest value capacitor first, closest to the pin. ### **Ordering Information** | PART | FLASH<br>(KB) | SRAM<br>(KB) | BOOT<br>LOADER | SECURE<br>BOOT | PIN-PACKAGE | |----------------|---------------|--------------|----------------|----------------|-------------| | MAX32670GTL+ | 384 | 160 | YES | NO | 40 TQFN | | MAX32670GTL+T | 384 | 160 | YES | NO | 40 TQFN | | MAX32671GTL+* | 384 | 160 | YES | YES | 40 TQFN | | MAX32671GTL+T* | 384 | 160 | YES | YES | 40 TQFN | T = Tape and reel. Full reel. <sup>\*</sup>Future product—contact factory for availability. # High Reliability, Ultra-Low Power Microcontroller Powered by Arm Cortex M4 Processor with FPU for Industrial and IoT #### **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|-----------------|------------------| | 0 | 4/20 | Initial release | _ | For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.